



### **Features**

- RoHS compliant
- Compliant with 155 Mbps ATM and SONET OC-3 SDH STM-1 (L1.1)
- Industry standard 1×9 footprint
- SC duplex connector
- Single power supply 3.3 V
- Differential LVPECL inputs and outputs
- Class 1 laser product complies with EN 60825-1

### **Ordering Information**

| PART NUMBER   | INPUT/OUTPUT | SIGNAL DETECT | VOLTAGE | TEMPERATURE                       |
|---------------|--------------|---------------|---------|-----------------------------------|
| LS32-A3L-PC-N | DC/DC        | LVPECL        | 3.3 V   | 0°C to 70°C                       |
| LS32-A3L-PI-N | DC/DC        | LVPECL        | 3.3 V   | $-40^{\circ}$ C to $85^{\circ}$ C |

### **Absolute Maximum Ratings**

| PARAMETER             | SYMBOL     | MIN  | MAX | UNITS | NOTE                |
|-----------------------|------------|------|-----|-------|---------------------|
| Storage Temperature   | $T_S$      | -40  | 85  | °C    |                     |
| Supply Voltage        | Vcc        | -0.5 | 6.0 | V     |                     |
| Input Voltage         | $V_{IN}$   | -0.5 | Vcc | V     |                     |
| Soldering Temperature | $T_{SOLD}$ |      | 260 | °C    | 10 seconds on leads |

Page 1 of 8 Version 1.1 Date:8/07/2013



### **Operating Environment**

| PARAMETER                                     | SYMBOL    | MIN | MAX | UNITS | NOTE |
|-----------------------------------------------|-----------|-----|-----|-------|------|
| Ambient Operating Temperature (LS32-A3L-PC-N) | $T_{AMB}$ | 0   | 70  | °C    |      |
| Ambient Operating Temperature (LS32-A3L-PI-N) | $T_{AMB}$ | -40 | 85  | °C    |      |
| Supply Voltage                                | Vcc       | 3.1 | 3.5 | V     |      |

# **Transmitter Electro-optical Characteristics**

 $(Vcc = 3.1 \text{ V to } 3.5 \text{ V}, \text{LS32-A3L-PC-N: } T_A = 0 \text{ °C to } 70 \text{ °C}, \text{LS32-A3L-PI-N: } T_A = -40 \text{ °C to } 85 \text{ °C})$ 

| PARAMETER                                   | SYMBOL            | MIN           | TYP.          | MAX          | UNITS          | NOTE              |
|---------------------------------------------|-------------------|---------------|---------------|--------------|----------------|-------------------|
| Data Rate                                   | В                 | 50            | 155           | 200          | Mb/s           |                   |
| Output Optical Power 9/125 µm fiber         | Pout              | -5            |               | 0            | dBm            | Average           |
| Extinction Ratio                            | ER                | 10            |               |              | dB             |                   |
| Center Wavelength                           | $\lambda_C$       | 1260          | 1310          | 1360         | nm             |                   |
| Spectral Width (RMS)                        | $\Delta \lambda$  |               |               | 2.5          | nm             |                   |
| Rise/Fall Time (10–90%)                     | $T_{r,f}$         |               | 1             | 2            | ns             |                   |
| Output Eye                                  | Complia           | nt with Telco | ordia GR-253- | CORE Issue 3 | and ITU-T reco | ommendation G-957 |
| Power Supply Current                        | $I_{CC}$          |               |               | 120          | mA             | Note 1            |
| Transmitter Data Input Voltage-High         | $V_{IH} - V_{CC}$ | -1.1          |               | -0.74        | V              | Note 2            |
| Transmitter Data Input Voltage-Low          | $V_{IL} - V_{CC}$ | -2.0          |               | -1.58        | V              | Note 2            |
| Transmitter Data Input Differential Voltage | $V_{DIFF}$        | 0.3           |               | 1.6          | V              | Note 2            |

Note 1: Not including the terminations. Note 2: These inputs are compatible with 10K, 10KH and 100K ECL and PECL input.

Page 2 of 8 Version 1.1 Date:8/07/2013



### **Receiver Electro-optical Characteristics**

 $(Vcc = 3.1 \text{ V to } 3.5 \text{ V}, \text{LS32-A3L-PC-N}: T_A = 0 ^{\circ}\text{C to } 70 ^{\circ}\text{C}, \text{LS32-A3L-PI-N}: T_A = -40 ^{\circ}\text{C to } 85 ^{\circ}\text{C})$ 

| PARAMETER                                 | SYMBOL            | MIN  | TYP. | MAX   | UNITS | NOTE    |
|-------------------------------------------|-------------------|------|------|-------|-------|---------|
| Data Rate                                 | В                 | 50   | 155  | 200   | Mb/s  |         |
| Optical Input Power-maximum               | $P_{\mathit{IN}}$ | 0    |      |       | dBm   | Note 1  |
| Optical Input Power-minimum (Sensitivity) | $P_{\mathit{IN}}$ |      |      | -35   | dBm   | Note 1  |
| Operating Center Wavelength               | $\lambda_C$       | 1260 |      | 1610  | nm    |         |
| Signal Detect-Asserted                    | $P_A$             |      |      | -35   | dBm   | Average |
| Signal Detect-Deasserted                  | $P_D$             | -45  |      |       | dBm   | Average |
| Signal Detect-Hysteresis                  | $P_A - P_D$       | 1.0  |      |       | dB    |         |
| Signal Detect Output voltage-High         | $V_{OH} - V_{CC}$ | -1.1 |      | -0.74 | V     | Note 2  |
| Signal Detect Output voltage-Low          | $V_{OL} - V_{CC}$ | -2.0 |      | -1.58 | V     | Note 2  |
| Power Supply Current                      | $I_{CC}$          |      |      | 100   | mA    | Note 3  |
| Data Output Rise, Fall Time (10–90%)      | $T_{r,f}$         |      | 1    | 2     | ns    |         |
| Data Output Voltage-High                  | $V_{OH} - V_{CC}$ | -1.1 |      | -0.74 | V     | Note 2  |
| Data Output Voltage-Low                   | $V_{OL} - V_{CC}$ | -2.0 |      | -1.58 | V     | Note 2  |

Note 1: The input data is at 155.52 Mbps, 2<sup>23</sup>–1 PRBS data pattern with 72 "1"s and 72 "0"s inserted per the ITU-T recommendation G958 Appendix 1. The receiver is guaranteed to provide output data with Bit Error Rate (BER) better than or equal to 1×10<sup>-10</sup>.

Note 2: These outputs are compatible with 10K, 10KH and 100K ECL and PECL input.

Note 3: The current exclude the output load current.

Page 3 of 8 Version 1.1 Date:8/07/2013 Website: <a href="https://www.apacoe.com.tw">www.apacoe.com.tw</a>



### **Block Diagram of Transceiver**



#### **Transmitter Section**

The transmitter section consists of a 1310 nm InGaAsP laser in an eye safe optical subassembly (OSA) which mates to the fiber cable. The laser OSA is driven by a LD driver IC which converts differential input LVPECL logic signals into an analog laser driving current.

#### **Receiver Section**

The receiver utilizes an InGaAs PIN photodiode mounted together with a trans-impedance preamplifier IC in an OSA. This OSA is connected to a circuit providing post-amplification quantization, and optical signal detection.

#### **Receiver Signal Detect**

Signal Detect is a basic fiber failure indicator. This is a single-ended LVPECL output. As the input optical power is decreased, Signal Detect will switch from high to low (deassert point) somewhere between sensitivity and the no light input level. As the input optical power is increased from very low levels, Signal Detect will switch back from low to high (assert point). The assert level will be at least 1.0 dB higher than the deassert level.

Website: www.apacoe.com.tw

Page 4 of 8 Version 1.1 Date:8/07/2013



## **Connection Diagram**

| Pin-Out |                               |          |  |
|---------|-------------------------------|----------|--|
|         | 1. RX GND<br>2. RD+<br>3. RD- | O N/C    |  |
|         | 4. SD<br>5. VCCR              | TOP VIEW |  |
|         | 6. VCCT<br>7. TD-             | . N/G    |  |
|         | 8. TD+<br>9. TX GND           | O N/C    |  |

| PIN   | SYMBOL                                                     | DESCRIPTION                                                                                                                                                    |  |  |  |  |  |
|-------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1     | 1 RX GND                                                   | Receiver Signal Ground.                                                                                                                                        |  |  |  |  |  |
|       | KA OND                                                     | Directly connect this pin to the receiver ground plane.                                                                                                        |  |  |  |  |  |
|       |                                                            | <i>RD</i> + is an open-emitter output circuit.                                                                                                                 |  |  |  |  |  |
| 2     | RD+                                                        | Terminate this high-speed differential LVPECL output with standard LVPECL techniques at the                                                                    |  |  |  |  |  |
|       |                                                            | follow-on device input pin. (See recommended circuit schematic)                                                                                                |  |  |  |  |  |
|       |                                                            | RD— is an open-emitter output circuit.                                                                                                                         |  |  |  |  |  |
| 3     | RD-                                                        | Terminate this high-speed differential LVPECL output with standard LVPECL techniques at the                                                                    |  |  |  |  |  |
| -     |                                                            | follow-on device input pin. (See recommended circuit schematic)                                                                                                |  |  |  |  |  |
|       |                                                            | Signal Detect.                                                                                                                                                 |  |  |  |  |  |
|       |                                                            | Normal optical input levels to the receiver result in a logic "1" output, $V_{OH}$ , asserted. Low input optical                                               |  |  |  |  |  |
|       |                                                            | levels to the receiver result in a fault condition indicated by a logic "0" output $V_{OL}$ , deasserted Signal                                                |  |  |  |  |  |
| 4     | 4 	 SD                                                     | Detect is a single-ended LVPECL output. SD can be terminated with LVPECL techniques via 50 $\Omega$ to                                                         |  |  |  |  |  |
|       |                                                            | $V_{CCR}$ – 2 V. Alternatively, SD can be loaded with a 180 $\Omega$ resistor to RX GND to conserve electrical                                                 |  |  |  |  |  |
|       |                                                            | power with small compromise to signal quality. If Signal Detect output is not used, leave it                                                                   |  |  |  |  |  |
|       |                                                            | open-circuited. This Signal Detect output can be used to drive a LVPECL input on an upstream circuit,                                                          |  |  |  |  |  |
|       |                                                            | such as, Signal Detect input or Loss of Signal-bar.                                                                                                            |  |  |  |  |  |
| 5     | W                                                          | Receiver Power Supply.  Provide 12.2 Vide via the recommended receiver power symply filter circuit. Leasts the power symply.                                   |  |  |  |  |  |
| 5     | $V_{CCR}$                                                  | Provide +3.3 Vdc via the recommended receiver power supply filter circuit. Locate the power supplied filter circuit as close as possible to the $V_{CCR}$ pin. |  |  |  |  |  |
|       |                                                            | Transmitter Power Supply.                                                                                                                                      |  |  |  |  |  |
| 6     | $V_{CCT}$                                                  | Provide +3.3 Vdc via the recommended transmitter power supply filter circuit. Locate the power supply                                                          |  |  |  |  |  |
| U     | v CCT                                                      | filter circuit as close as possible to the $V_{CCT}$ pin.                                                                                                      |  |  |  |  |  |
|       |                                                            | Transmitter Data In-Bar.                                                                                                                                       |  |  |  |  |  |
| 7     | TD-                                                        | Terminate this high-speed differential LVPECL input with standard LVPECL techniques at the                                                                     |  |  |  |  |  |
| , 1D- | transmitter input pin. (See recommended circuit schematic) |                                                                                                                                                                |  |  |  |  |  |
|       | 8 <i>TD</i> +                                              | Transmitter Data In.                                                                                                                                           |  |  |  |  |  |
| 8     |                                                            | Terminate this high-speed differential LVPECL input with standard LVPECL techniques at the                                                                     |  |  |  |  |  |
|       | 12.                                                        | transmitter input pin. (See recommended circuit schematic)                                                                                                     |  |  |  |  |  |
|       |                                                            | Transmitter Signal Ground.                                                                                                                                     |  |  |  |  |  |
| 9     | TX GND                                                     | Directly connect this pin to the transmitter signal ground plane. Directly connect this pin to the                                                             |  |  |  |  |  |
|       |                                                            | transmitter ground plane.                                                                                                                                      |  |  |  |  |  |

Page 5 of 8 Version 1.1 Date:8/07/2013

### **Recommended Circuit Schematic**



In order to get proper functionality, a recommended circuit is provided in above recommended circuit schematic. When designing the circuit interface, there are a few fundamental guidelines to follow.

- (1) The differential data lines should be treated as  $50 \Omega$  Micro strip or strip line transmission lines. This will help to minimize the parasitic inductance and capacitance effects. Locate termination at the received signal end of the transmission line. The length of these lines should be kept short and of equal length.
- (2) For the high speed signal lines, differential signals should be used, not single-ended signals, and these differential signals need to be loaded symmetrically to prevent unbalanced currents which will cause distortion in the signal.
- (3) Multi layer plane PCB is best for distribution of  $V_{CC}$ , returning ground currents, forming transmission lines and shielding, Also, it is important to suppress noise from influencing the fiber-optic transceiver performance, especially the receiver circuit.
- (4) A separate proper power supply filter circuits shown in Figure for the transmitter and receiver sections. These filter circuits suppress  $V_{CC}$  noise over a broad frequency range, this prevents receiver sensitivity degradation due to  $V_{CC}$  noise.
- (5) Surface-mount components are recommended. Use ceramic bypass capacitors for the 0.1  $\mu$ F capacitors and a surface-mount coil inductor for 1  $\mu$ H inductor. Ferrite beads can be used to replace the coil inductors when using quieter  $V_{CC}$  supplies, but a coil inductor is recommended over a ferrite bead. All power supply components need to be placed physically next to the  $V_{CC}$  pins of the receiver and transmitter.
- (6) Use a good, uniform ground plane with a minimum number of holes to provide a low-inductance ground current return for the power supply currents.



# **Recommended Board Layout Hole Pattern**



# **Drawing Dimensions**



Note: All information contained in this document is subject to change without notice.